

## **Paging Schemes**

# Paging: Linear Tables

- We usually have one page table for every process in the system
  - Assume that 32-bit address space with 4KB pages and 4-byte page-table entry



Page table are too big and thus consume too much memory

# Paging: Smaller Tables

- Page table are too big and thus consume too much memory
  - Assume that 32-bit address space with 64KB pages and 4-byte page-table entry



Big pages lead to internal fragmentation.

## Problem

Single page table for the entries address space of process



| PFN | valid | prot | present | dirty |
|-----|-------|------|---------|-------|
| 10  | 1     | r-x  | 1       | 0     |
| -   | 0     | -    | -       | -     |
| -   | 0     | -    | -       | -     |
| -   | 0     | -    | -       | -     |
| 15  | 1     | rw-  | 1       | 1     |
|     |       |      |         |       |
| -   | 0     | ı    | Ī       | -     |
| 3   | 1     | rw-  | 1       | 1     |
| 23  | 1     | rw-  | 1       | 1     |

A Page Table For 16KB Address Space

A 16KB Address Space with 1KB Pages

### Problem

Most of the page table is unused full of invalid entries



| PFN          | valid | prot          | present      | dirty |
|--------------|-------|---------------|--------------|-------|
| 10           | 1     | r-x           | 1            | 0     |
| -            | 0     | -             | -            | -     |
| -            | 0     | _             | -            | -     |
| <br> -<br> - | 0     |               | <br> -<br> - |       |
| 15           | 1     | rw-           | 1            | 1     |
|              |       | <del></del> - | <del></del>  |       |
|              | _ 9   |               |              |       |
| 3            | 1     | rw-           | 1            | 1     |
| 23           | 1     | rw-           | 1            | 1     |

A Page Table For 16KB Address Space

A 16KB Address Space with 1KB Pages

### **Hybrid Approach: Paging and Segments**

- In order to reduce the memory overhead of page tables
  - Using base not to point to the segment itself but rather to hold the physical address of the page table of that segment
  - The bounds register is used to indicate the end of the page table

## Simple Example of Hybrid Approach

- Each process has three page tables associated with it
  - When process is running, the base register for each of these segments contains the physical address of a linear page table for that segment



32-bit Virtual address space with 4KB pages

| Seg value | Content        |
|-----------|----------------|
| 00        | unused segment |
| 01        | code           |
| 10        | heap           |
| 11        | stack          |

## TLB miss on Hybrid Approach

- The hardware get to physical address from page table
  - The hardware uses the segment bits(SN) to determine which base and bounds pair to use
  - The hardware then takes the physical address therein and combines it with the VPN as follows to form the address of the page table entry(PTE)

```
01: SN = (VirtualAddress & SEG_MASK) >> SN_SHIFT
02: VPN = (VirtualAddress & VPN_MASK) >> VPN_SHIFT
03: AddressOfPTE = Base[SN] + (VPN * sizeof(PTE))
```

# Problem of Hybrid Approach

- Hybrid Approach is not without problems
  - If we have a large but sparsely-used heap, we can still end up with a lot of page table waste
  - Causing external fragmentation to arise again

# Multi-level Page Tables

- Turns the linear page table into something like a tree
  - Chop up the page table into page-sized units
  - If an entire page of page-table entries is invalid, don't allocate that page of the page table at all
  - To track whether a page of the page table is valid, use a new structure, called page directory

### Multi-level Page Tables: Page Directory



Linear (Left) And Multi-Level (Right) Page Tables

## Multi-level Page Tables: Page Directory Entries

- The page directory contains one entry per page of the page table
  - It consists of a number of page directory entries(PDE)
- PDE has a valid bit and page frame number(PFN)

### Multi-level Page Tables: Advantage & Disadvantage

#### Advantage

- Only allocates page-table space in proportion to the amount of address space you are using
- The OS can grab the next free page when it needs to allocate or grow a page table

#### Disadvantage

- Multi-level table is a small example of a time-space trade-off
- Complexity

### Multi-level Page Table: Level of indirection

- A multi-level structure can adjust level of indirection through use of the page directory
  - Indirection place page-table pages wherever we would like in physical memory

## A Detailed Multi-Level Example

For better understanding of the idea behind multi-level page tables, let's study an example

| 0000 0000 | code   |  |
|-----------|--------|--|
| 0000 0001 | code   |  |
|           | (free) |  |
|           | (free) |  |
| heap      | heap   |  |
|           | heap   |  |
|           | (free) |  |
|           | (free) |  |
|           | stack  |  |
| 1111 1111 | stack  |  |

| Flag             | Detail               |
|------------------|----------------------|
| Address space    | 16 KB                |
| Page size        | 64 byte              |
| Virtual address  | 14 bit               |
| VPN              | 8 bit                |
| Offset           | 6 bit                |
| Page table entry | 2 <sup>8</sup> (256) |

A 16-KB Address Space With 64-byte Pages



### A Detailed Multi-Level Example: Page Directory Idx

- The page directory needs one entry per page of the page table
  - it has 16 entries
- The page-directory entry is invalid → Raise an exception (The access is invalid)



## A Detailed Multi-Level Example: Page Table Idx

- The PDE is valid, we have more work to do
  - To fetch the page table entry(PTE) from the page of the page table pointed to by this page-directory entry
- This page-table index can then be used to index into the page table itself



## More than Two Level

In some cases, a deeper tree is possible



| Flag            | Detail   |
|-----------------|----------|
| Virtual address | 30 bit   |
| Page size       | 512 byte |
| VPN             | 21 bit   |
| Offset          | 9 bit    |

# More than Two Level: Page Table Index

In some cases, a deeper tree is possible



| Flag                | Detail     |  |
|---------------------|------------|--|
| Virtual address     | 30 bit     |  |
| Page size           | 512 byte   |  |
| VPN                 | 21 bit     |  |
| Offset              | 9 bit      |  |
| Page entry per page | 128 PTEs — |  |

# More than Two Level: Page Directory

- If our page directory has 2<sup>14</sup>entries, it spans not one page but 128
- To remedy this problem, we build a further level of the tree, by splitting the page directory itself into multiple pages of the page directory



## Multi-level Page Table Control Flow

```
01:
        VPN = (VirtualAddress & VPN MASK) >> SHIFT
02:
         (Success, TlbEntry) = TLB Lookup (VPN)
03:
        if (Success == True) //TLB Hit
04:
          if (CanAccess (TlbEntry.ProtectBits) == True)
05:
                 Offset = VirtualAddress & OFFSET MASK
                 PhysAddr = (TlbEntry.PFN << SHIFT) | Offset
06:
07:
                 Register = AccessMemory(PhysAddr)
          else RaiseException(PROTECTION FAULT);
08:
        else // perform the full multi-level lookup
09:
```

- (1 lines) extract the virtual page number(VPN)
- (2 lines) check if the TLB holds the transalation for this VPN
- (5-8 lines) extract the page frame number from the relevant TLB entry, and form the desired physical address and access memory

## Multi-level Page Table Control Flow

- (11 lines) extract the Page Directory Index(PDIndex)
- (13 lines) get Page Directory Entry(PDE)
- (15-17 lines) Check PDE valid flag
   If valid flag is true, fetch Page Table entry from Page Table

### The Translation Process: Remember the TLB

```
18:
         PTIndex = (VPN & PT MASK) >> PT SHIFT
19:
         PTEAddr = (PDE.PFN << SHIFT) + (PTIndex * sizeof(PTE))
20:
         PTE = AccessMemory(PTEAddr)
21:
        if (PTE.Valid == False)
22:
                  RaiseException (SEGMENTATION FAULT)
23:
        else if (CanAccess (PTE.ProtectBits) == False)
24:
                  RaiseException(PROTECTION FAULT);
25:
        else
26:
                 TLB Insert(VPN, PTE.PFN , PTE.ProtectBits)
27:
                  RetryInstruction()
```

# **Inverted Page Tables**

- Keeping a single page table that has an entry for each <u>physical page</u> of the system
- The entry tells us which process is using this page, and which virtual page of that process maps to this physical page